# Unit 3

#### Control Unit of a Basic Computer:



### TIMING AND CONTROL SIGNALS CONTINUED ...

- The control unit consists of
  - Two decoders,
  - A sequencer, and a number of control logic gates



Figure 5.6 Control unit of Basic Computer

### TIMING AND CONTROL SIGNALS CONTINUED ...

- Timing signals T<sub>i</sub> are generated by 4-bit sequence counter (SC) and 4×16 decoder
- -The SC can be incremented or cleared.
- -The timing signal T<sub>i</sub> is active during one clock cycle

- Example: 
$$T_0, T_1, T_2, T_3, T_4, T_0, T_1, \dots$$
Assume: At time  $T_4$ , SC is cleared to 0 if decoder output D3 is active is expressed as:
$$D_3T_4 : SC \leftarrow 0$$

$$T_0$$

$$T_1$$

$$T_2$$

$$T_3$$

$$T_4$$

$$D_3$$

$$CLR$$

$$SC$$

$$CLR$$

$$SC$$

Figure 5.7 Example of control timing signals

#### TIMING AND CONTROL SIGNALS CONTINUED ...

Register transfer statement

 $T_0$ : AR  $\leftarrow$  PC

- $\Box$  This specifies a transfer of contents of PC to AR if timing signal  $T_0$  is active
- $\Box$  T<sub>0</sub> is active during entire clock cycle interval (first clock cycle)
- During  $T_0$  the contents of PC is placed onto the bus (with  $S_2S_1S_0 = 010$ ) and the LD (load) input of AR is enabled.
- ☐ The actual transfer does not occur until the end of the clock cycle when clock goes through the positive transition.
- $\Box$  The same positive transition increments the sequence counter SC from 0000 to 0001.

#### INSTRUCTION CYCLE

- In Basic Computer, a machine instruction is executed in the following cycle:
  - 1. Fetch an instruction from memory
  - Decode the instruction
  - 3. Read the effective address from memory if the instruction has an indirect address
  - 4. Execute the instruction
- After an instruction is executed, the cycle starts again at step 1 to fetch, decode, and execute for the next instruction
- Note: Every different processor has its own (different) instruction cycle

```
T_0: AR \leftarrow PC (S_2S_1S_0 = 010, T_0 = 1) (PC has address of 1<sup>st</sup> instr. in Pro.) T_1: IR \leftarrow M [AR], PC \leftarrow PC + 1 (S_2S_1S_0 = 111, T_1 = 1) T_2: D0, . . . , D7 \leftarrow Decode IR(12-14), AR \leftarrow IR(0-11), I \leftarrow IR(15)
```

### **FETCH and DECODE**

- Fetch and Decode
  - RTL statements

```
T_0: AR \leftarrow PC (S_2S_1S_0 = 010, T_0 = 1) (PC has address of 1<sup>st</sup> instr. in Pro.) T_1: IR \leftarrow M [AR], PC \leftarrow PC + 1 (S_2S_1S_0 = 111, T_1 = 1) T_2: D0, . . . , D7 \leftarrow Decode IR(12-14), AR \leftarrow IR(0-11), I \leftarrow IR(15)
```

### DETERMINE THE TYPE OF INSTRUCTION



#### **Instruction Paths:**

D'<sub>7</sub>IT<sub>3</sub>: AR ← M[AR] Figure 5.9 Flowchart for instruction cycle (initial configuration)

D'<sub>7</sub>I´T<sub>3</sub>: Nothing

 $D_7^{1'}T_3^{-}$ : Execute a register-reference instruction.

D<sub>7</sub>IT<sub>3</sub>: Execute an input-output instruction.

### THE BASIC COMPUTER INSTRUCTIONS

• The Basic Computer has three Instruction Formats



Figure 5.5 Basic computer instruction formats.

#### MICROINSTRUCTION FORMAT

#### Information in a Microinstruction

- Control Information
- Sequencing Information
- Constant Information which is useful when feeding into the system

These information needs to be organized in some way for

- Efficient use of the microinstruction bits
- Fast decoding

#### **Field Encoding**

- Encoding the microinstruction bits
- Encoding slows down the execution speed due to the decoding delay
- Encoding also reduces the flexibility due to the decoding hardware

## Contd..

• The three fields F1, F2, and F3 specify microoperations for the computer. The microoperations are subdivided into three fields of three bits each. The three bits in each field are encoded to specify seven distinct microoperations.



F1, F2, F3: Microoperation fields

CD: Condition for branching

BR: Branch field

AD: Address field

Fig Microinstruction code format

# Mapping of Instruction

- A special type of branch exists when a microinstruction specifies a branch to the first word in control memory where a microprogram routine for an instruction is located.
- 1 The status bits for this type of branch are the bits in the operation code part of the instruction. For example, a computer with a simple instruction format as shown in figure 4.3 has an operation code of four bits which can specify up to 16 distinct instructions.
- ② Assume further that the control memory has 128 words, requiring an address of seven bits.

## Contd...

- One simple mapping process that converts the 4-bit operation code to a 7-bit address for control memory is shown in figure 4.3.
- 1 This mapping consists of placing a 0 in the most significant bit of the address, transferring the four operation code bits, and clearing the two least significant bits of the control address register.
- 1 This provides for each computer instruction a microprogram routine with a capacity of four microinstructions.
- 1 If the routine needs more than four microinstructions, it can use addresses 1000000 through 1111111. If it uses fewer than four microinstructions, the unused memory locations would be available for other routines.

## Contd...

• One can extend this concept to a more general mapping rule by using a ROM to specify the mapping function. 

The contents of the mapping ROM give the bits for the control address register

#### MAPPING OF INSTRUCTIONS TO MICROROUTINES

Mapping from the OP-code of an instruction to the address of the Microinstruction which is the starting microinstruction of its execution microprogram



Mapping function implemented by ROM or PLA



## Address Sequencing

- Address sequencing capabilities required in control unit
  - Incrementing CAR
  - Unconditional or conditional branch, depending on status bit conditions
  - Mapping from bits of instruction to address for control memory
  - Facility for subroutine call and return

# Address Sequencing



cpe 252: Computer Organization

### MICROINSTRUCTION SEQUENCING



### Sequencing Capabilities Required in a Control Storage

- Incrementing of the control address register
- Unconditional and conditional branches
- A mapping process from the bits of the machine instruction to an address for control memory
- A facility for subroutine call and return

### MICROPROGRAM SEQUENCER



#### CONDITIONAL BRANCH



#### **Conditional Branch**

If Condition is true, then Branch (address from the next address field of the current microinstruction) else Fall Through

Conditions to Test: O(overflow), N(negative), Z(zero), C(carry), etc.

#### **Unconditional Branch**

Fixing the value of one status bit at the input of the multiplexer to 1

#### MICROPROGRAM SEQUENCER

- NEXT MICROINSTRUCTION ADDRESS LOGIC -



#### MUX-1 selects an address from one of four sources and routes it into a CAR

- In-Line Sequencing → CAR + 1
- Branch, Subroutine Call → CS(AD)
- Return from Subroutine → Output of SBR
- New Machine instruction → MAP



### **Input Logic**

| I <sub>0</sub> I <sub>1</sub> T        | Meaning                                         | Source of Address                                                       | S <sub>1</sub> S <sub>0</sub>    | L                     |
|----------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------|----------------------------------|-----------------------|
| 000<br>001<br>010<br>011<br>10x<br>11x | In-Line<br>JMP<br>In-Line<br>CALL<br>RET<br>MAP | CAR+1<br>CS(AD)<br>CAR+1<br>CS(AD) and SBR <- CAR+1<br>SBR<br>DR(11-14) | 00<br>10<br>00<br>10<br>01<br>11 | 0<br>0<br>0<br>1<br>0 |

$$S_0 = I_0$$
  
 $S_1 = I_0 I_1 + I_0 T$   
 $L = I_0 I_1 T$ 

# Truth Table for Microprogram Sequencer

| <b>BR FIEL</b> | D | INPUT |    |   | MUX 1 |    | LOAD SBR |
|----------------|---|-------|----|---|-------|----|----------|
|                |   | 11    | 10 | Т | S1    | S0 | L        |
| 0              | 0 | 0     | 0  | 0 | 0     | 0  | 0        |
| 0              | 0 | 0     | 0  | 1 | 0     | 1  | 0        |
| 0              | 1 | 0     | 1  | 0 | 0     | 0  | 0        |
| 0              | 1 | 0     | 1  | 1 | 0     | 1  | 1        |
| 1              | 0 | 1     | 0  | * | 1     | 0  | 0        |
| 1              | 1 | 1     | 1  | * | 1     | 1  | 0        |

# Typical micro Instruction Format



(a) Horizontal microinstruction



## Contd..

• Basically, **control unit (CU)** is the engine that runs the entire functions of a computer with the help of control signals in the proper sequence. In the **micro-programmed** control unit approach, the control signals that are associated with the operations are stored in special memory units. It is convenient to think of sets of control signals that cause specific micro-operations to occur as being "microinstructions". The sequences of microinstructions could be stored in an internal "control" memory.

Micro-programmed control unit can be classified into two types based on the type of Control Word stored in the Control Memory, viz., Horizontal micro-programmed control unit and Vertical micro-programmed control unit.

- In Horizontal micro-programmed control unit, the control signals are represented in the decoded binary format, i.e., 1 bit/CS. Here 'n' control signals require n bit encoding. On the other hand.
- In Vertical micro-programmed control unit, the control signals are represented in the encoded binary format. Here 'n' control signals require log<sub>2</sub>n bit encoding.

# Difference b/w Horizontal & Vertical Programming

| HORIZONTAL M-PROGRAMMED CU                                                                                                                  | VERTICAL M-PROGRAMMED CU                                                                                                                                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| It supports longer control word.                                                                                                            | It supports shorter control word.                                                                                                                                                                 |
| It allows higher degree of parallelism. If degree is n, then n Control Signals are enabled at a time.                                       | It allows low degree of parallelism i.e., degree of parallelism is either 0 or 1.                                                                                                                 |
| No additional hardware is required.                                                                                                         | Additional hardware in the form of decoders are required to generate control signals.                                                                                                             |
| It is faster than Vertical micro-programmed control unit.                                                                                   | it is slower than Horizontal micro-programmed control unit.                                                                                                                                       |
| It is less flexible than Vertical micro-programmed control unit.                                                                            | It is more flexible than Horizontal micro-programmed control unit.                                                                                                                                |
| Horizontal micro-programmed control unit uses horizontal microinstruction, where every bit in the control field attaches to a control line. | Vertical micro-programmed control unit uses vertical microinstruction, where a code is used for each action to be performed and the decoder translates this code into individual control signals. |
| Horizontal micro-programmed control unit makes less use of ROM encoding than vertical micro-programmed control unit.                        | Vertical micro-programmed control unit makes more use of ROM encoding to reduce the length of the control word                                                                                    |

## Example

**Example:** Consider a hypothetical Control Unit which supports

4 k words. The Hardware contains 64 control signals and 16 Flags. What is the size of control word used in bits and control memory in byte using:

- a) Horizontal Programming
- b) Vertical programming

## solution

#### **Solution:**



## Contd...

```
a)For Horizontal
64 bits for 64 signals
Control Word Size = 4 + 64 + 12 = 80 bits
Control Memory = 4 kW = ( (4* 80) / 8 ) = 40 kByte

a)For Vertical
6 bits for 64 signals i.e log<sub>2</sub>64
Control Word Size = 4 + 6 + 12 = 22 bits
Control Memory = 4 kW = ( (4* 22) / 8 ) = 11 kByte
```

## HORIZONTAL AND VERTICAL MICROINSTRUCTION FORMAT

#### **Horizontal Microinstructions**

Each bit directly controls each micro-operation or each control point Horizontal implies a long microinstruction word

Advantages: Can control a variety of components operating in parallel.

--> Advantage of efficient hardware utilization

Disadvantages: Control word bits are not fully utilized

--> CS becomes large --> Costly

#### **Vertical Microinstructions**

A microinstruction format that is not horizontal Vertical implies a short microinstruction word Encoded Microinstruction fields

--> Needs decoding circuits for one or two levels of decoding





### Levels of Representation





### FLOWCHART FOR INTERRUPT CYCLE



- -The interrupt cycle is a HW implementation of a branch and save return address operation.
- At the beginning of the next instruction cycle, the instruction that is read from memory is in address 1.
- At memory address 1, the programmer must store a branch instruction that sends the control to an interrupt service routine
- -The instruction that returns the control to the original program is "indirect BUN 0"

### COMPLETE COMPUTER DESCRIPTION

Flowchart of Operations start  $SC \leftarrow 0$ ,  $IEN \leftarrow 0$ ,  $R \leftarrow 0$ =0(Instruction =1(Interrupt Cycle) Cycle) RT, AR ← PC  $AR \leftarrow 0. TR \leftarrow PC$ RT.  $IR \leftarrow M[AR], PC \leftarrow PC + 1$  $M[AR] \leftarrow TR, PC \leftarrow 0$  $AR \leftarrow IR(0\sim11), I \leftarrow IR(15)$  $PC \leftarrow PC + 1$ ,  $IEN \leftarrow 0$ D ← Decode IR(12 ~ 14) R = 0.5C = 0=1 (Register or I/O) =0 (Memory Ref) =0 (Register) =0(Dir)=1(Indir)D\_IT\_ \  $D_{-}I'T_{-}$ D<sub>2</sub>'IT3 **V** D<sub>2</sub>′l′T3 ☐ MR Memory-reference ÁR <- M[AR] Execute Idle Execute ☐ Register-reference RR I/O Instruction Instruction D<sub>7</sub>'T4 Execute MR Instruction

Figure 5.15 Flowchart for computer operation